## Simulating Integrated Circuit Immunity to Powerful Conducted Emissions in Circuits with Single Modal Reservation

A.V. Zhecheva, Y.S. Zhechev

Tomsk State University of Control Systems and Radioelectronics, Tomsk, Russia zhecheva.av@gmail.com, zhechev75@gmail.com

*Abstract*— The paper considers the model of IC immunity to powerful conducted interference in circuits with a single modal reservation. The model is analyzed under the influence of pulses of the same and different polarities with and without IC power supply. The results show that the surge protection system based on dual diodes without power supply protects better against bipolar pulses. The efficiency of such a protection system strongly depends on the parasitic parameters. When the upper boundary frequency of unwanted signals increases the efficiency of protection decreases. At the same time, the combined application of such a system with passive protection devices based on modal filtration allows for a desirable level of attenuation of conducted interference even in the presence of unwanted parasitic parameters.

*Keywords*— integrated circuits, ultra-short pulse, electromagnetic compatibility, modal reservation, schematic simulation.

### I. INTRODUCTION

During the operation of high-voltage and highfrequency equipment, there are complex transients that can generate broadband electromagnetic interference (EMI) [1]. A dangerous type of such interference is conductive EMI, in particular, ultra-short pulses (USP) [2]. They can damage radio-electronic equipment and bypass traditional interference protection systems (because these systems have limited performance). Such approach as reservation, or redundancy, is used to improve the reliability and fault tolerance of critical radio-electronic equipment (REE). Modal reservation (MR, or modal redundancy) is a type of cold standby [3]-[5]. Its main idea is to design a special layout of reserved (or primary) and reserving (or secondary) circuits to ensure strong electromagnetic coupling between them. Fig. 1 shows a connection diagram of a generalized transmission line and a cross-section of a microstrip line (MSL) with a single MR. Due to different propagation velocities of the USP, it is decomposed to a sequence of lower amplitude pulses [6].

In the case of a single MR, two unipolar pulses are obtained at the far end of the reserved conductor, and two bipolar pulses are obtained at the far end of the reserving conductor. Thus, with a sufficiently large amplitude and short duration of a USP, the components terminating not only the reserved (R3) but also the reserving (R4)transmission line may be at risk. Paper [7] presents the results of calculating N-norms at the far end of the reserved and reserving conductors of a device with a single MR. The N-norms of the decomposed pulses are analyzed there. The results showed that the probability of failure of the reserving circuit is lower than that of the reserved circuit. However, these results give a limited evaluation because they do not take into account a circuit design. To protect high-speed integrated circuits (ICs) against overvoltages and electrostatic discharge (ESD), semiconductor components, and diodes in particular, are most commonly used. Thus, for example, in [8] the authors investigated a novel gatecoupled silicon-controlled rectifier to effectively protect deep-submicron MOS circuits. The paper [9] presented a new high voltage swing bipolar ESD protection device which provides low leakage precision mixed-signal ICs operating at high voltages and high temperatures. Another study provided a novel power-rail ESD clamp circuit with a small time constant to achieve a longer turn-on time [10]. In [11], the authors demonstrated a PNP-based bidirectional ESD protection device with the base bias controlled by two pMOS transistors. The paper [12] proposed a novel RCtriggered bidirectional ESD protection circuit in SOI technology. In [13], the authors presented the analysis of a device failure caused by the on-chip ESD structure defects. To protect ICs from ESD and overvoltage, additional electronic components are also used - resistors, Zener diodes, TVS diodes, suppressors, and buffer microchips. For our study, we chose the circuit model from [14] because it



Fig. 1. Connection diagram (*a*) and cross-section (*b*) of the generalized transmission line with a single MR

is commonly used as a model for IC immunity to the effects of powerful conducted EMI. A number of studies have been conducted that investigate such a circuit solution for various purposes. For example, in [15], this model was used to analyze the effectiveness of ESD suppression. However, the efficiency of suppressing USPs of different polarities has not been evaluated. Thus, the purpose of this study is to analyze the threat of the USP of different polarities on the example of a typical IC overvoltage protection circuit.

#### II. SIMULATION APPROACHES AND COMPONENTS

The authors used schematic approaches implemented in the electronic design automation software Advanced Design System 2020 (ADS). Fig. 2 shows a connection diagram of a typical overvoltage protection system in ADS software. Fig. 3 shows unipolar and bipolar trapezoidal pulses obtained at the output of the circuits with MR (V4 and V5 nodes). The amplitude of the pulses is 1000 V, the time of the rise, fall and flat top is 100 ps, the time interval between pulses is 400 ps.

We analyzed the voltage waveforms on the *Rload* resistor (50  $\Omega$ ). The analysis of an IC response to the excitation of a USP of different polarities was carried out with the activated and deactivated power supply (*SRC2*). Parasitic parameters of the diodes were considered with the series inductance *Ld* and parallel capacitor *Cd*. Parasitic parameters of supply and ground circuits were analyzed with series connected parallel *LC*-circuits. The inductance



## Fig. 3. Unipolar and bipolar trapezoidal pulses obtained at the output of the circuits with MR (V4 and V5 nodes)

resistance of the *LC*-circuit was 0.1  $\Omega$ . The inductance and capacitance of the *LC*-circuit were 0.1 nH and 2 pF, respectively. The common mode chokes *Lcm* and capacitors *C*4, *C*5, and the differential chokes *Ldm*1, *Ldm*2 (there is no electromagnetic coupling between the differential inductors) and capacitor *C*3 take into account the parasitic parameters of IC pins. The capacitances were 1 pF, the inductances were 0.1 nH, the coupling factor between the common mode choke inductors was 0.9.

*N*-norms were used to obtain the numerical characteristics of the analyzed waveforms and signals [16], [17]. Table 1 demonstrates the norms used and their characteristics [2].



Fig. 2. Connection diagram of a typical overvoltage protection system in ADS software from [14]

### **III. SIMULATION RESULTS**

The section presents the results of analyzing the model of IC immunity to powerful conducted emissions in circuits with a single MR. Fig. 4 shows the voltage waveforms under the influence of unipolar and bipolar pulses with and without IC power supply. The highest amplitude at the output (414 V) is observed when a USP of the same polarity is applied, and the power supply is switched off. There are two positive pulses at the output. This is caused by the fact that the diodes connected to the power supply appear to be out of service. When the circuit is exposed to USPs of different polarity, the maximum voltage is 395 V. However, there is only one positive pulse at the output. In the case when the protection circuit is connected to the power supply, the maximum voltage amplitude does not exceed 85 V. Table 2 demonstrates the *N*-norms of the waveforms under study.

The results show that there is a higher probability of component sparkling, circuit failure, dielectric breakdown, and so on in the absence of power. Thus, for example, in the case of the unipolar pulse, the value of  $N_2$  increased by 1.69 times; in the case of the bipolar pulse, the value increased by 1.47 times. When we analyze the threat of bipolar and unipolar pulses, we can notice that in circuits with power supply the value of  $N_1$ - $N_5$  norms for bipolar pulses is the same or lower than for unipolar pulses. Thus, the  $N_1$  values is 1.31 times greater,  $N_2$  is equal,  $N_3$  is 6.98 times greater,  $N_4$  is 1.15 times smaller. When analyzing the threat of pulses in circuits without power supply, we can see that the value of  $N_1$ - $N_5$  norms is also less for bipolar pulses.

Thus, it can be seen that in the case when the power is applied, the input pulses are shunted to ground or the power

| Formula                                                                       | Name                                         | Application                                                          |
|-------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|
| $N_1 = \left  R(t) \right _{\max}$                                            | The peak<br>value<br>(absolute)              | Circuit failure<br>/electric breakdown /<br>electric arc effects     |
| $N_2 = \left  \frac{\partial R(t)}{\partial t} \right _{\max}$                | The peak<br>derivative<br>(absolute)         | Component sparkling<br>/ circuit failure                             |
| $N_3 = \left  \int_0^t R(t) dt \right _{\max}$                                | The peak<br>pulse<br>(absolute)              | Dielectric<br>breakdown (if <i>R</i><br>means the <i>E</i><br>field) |
| $N_4 = \int_0^\infty  R(t)  dt$                                               | Rectified general pulse                      | Equipment<br>damage                                                  |
| $N_5 = \left\{ \int_0^\infty \left  R(t) \right ^2 dt \right\}^{\frac{1}{2}}$ | The square<br>root of the<br>action integral | Component<br>burnout                                                 |

Table 1

*N*-norm parameters: description and application



# Fig. 4. Voltage waveforms under the influence of unipolar (*a*) and bipolar (*b*) pulses with and without power supply

supply. In this case it is observed that pulses of different polarity are suppressed differently. When there is no power supply, pulses of positive polarity travel without any obstruction to the load, while pulses of negative polarity are suppressed. In this case, the shape of the pulses is strongly influenced by both matching and parasitic parameters of diodes and transmission line. It is also found that the protection system without power supplies provides better suppression of bipolar pulses than unipolar pulses. It can be assumed that the reserving conductor is in less danger than the reserved conductor.

| Т | ab | le | 2 |
|---|----|----|---|
|   |    |    |   |

| N-norm of the | e waveforms i | under study |
|---------------|---------------|-------------|
|---------------|---------------|-------------|

|       | Unipolar             | Unipolar              | Bipolar              | Bipolar                |
|-------|----------------------|-----------------------|----------------------|------------------------|
|       | with                 | without               | with                 | without                |
|       | supply               | supply                | supply               | supply                 |
| $N_1$ | 85.68                | 414.2                 | 65.31                | 395.46                 |
| $N_2$ | $2.03 \cdot 10^{12}$ | $3.44 \cdot 10^{12}$  | $2.01 \cdot 10^{12}$ | 2.96·10 <sup>12</sup>  |
| $N_3$ | 0.817.10-8           | 19.5·10 <sup>-8</sup> | 0.117.10-8           | 9.503·10 <sup>-8</sup> |
| $N_4$ | 0.179.10-7           | 1.941.10-7            | 0.206.10-7           | 1.104.10-7             |
| $N_5$ | 0.842.10-3           | 7.44·10 <sup>-3</sup> | 0.928.10-3           | 5.221.10-3             |

#### **IV.** CONCLUSION

During the operation of REE, there are complex transients that can generate conducted USPs. They can damage REE and bypass traditional interference protection devices due to their limited performance. Modal Reservation (MR, or modal redundancy) is used to improve the reliability, fault tolerance, and noise immunity of the REE. When passing the USP on the MR circuit, two unipolar pulses are generated at the far end of the reserved (or primary) conductor, and two bipolar pulses are generated at the far end of the reserving (or secondary) conductor. Thus, with a large sufficient amplitude and short duration of the USP, the components of the transmission line may be at risk. To protect high-speed ICs against overvoltages and conducted emissions, dual diodes are most commonly used. In this paper, the authors presented the results of the analysis of the model of IC immunity to powerful conducted emissions in circuits with a single MR. The results show in circuits with MR the probability of failure of the reserved circuit is lower than that of the reserving circuit. This is partially caused by the fact that the negative part of the bipolar pulse is shunted to the ground through diodes. At the same time, in circuits without power supply, the positive components of both unipolar and bipolar pulses are able to unobstructedly penetrate and damage equipment. The parasitic parameters of diodes can significantly limit the speed of operation. Concurrently, the combined use of the dual diode system with passive protection devices based on modal filtration (with a high level of interference suppression) allows achieving a desirable level of conducted interference attenuation even in the presence of unwanted parasitic parameters. The perspective of this study is to conduct an experimental study to confirm the results of the circuit simulation. It is also relevant to study the effectiveness of such protection against other types of pulses.

#### SUPPORT

The research was supported by the Ministry of Science and Higher Education of the Russian Federation (Project FEWM-2020-0041) in TUSUR.

#### REFERENCES

- [1] J. Lehr and P. Ron, Foundations of Pulsed Power Technology, 07 2017.
- [2] N. Mora, F. Vega, G. Lugrin, F. Rachidi, M. Rubinstein, "Study and classification of potential IEMI sources," System and assessment notes, Note 41, 8 July 2014.
- [3] V. Sharafutdinov and T. Gazizov, "Analysis of reservation methods based on modal filtration," Systems of Control, Communication and Security, no. 3, pp. 117–144, 2019.

- [4] A. V. Medvedev and Y. S. Zhechev, "Analysis of frequency characteristics of a structure with single modal reservation before and after failure," IOP Conference Series: Materials Science and Engineering, vol. 862, p. 022037, May 2020.
- [5] A. V. Medvedev, T. R. Gazizov, and Y. S. Zhechev, "Evaluating modal reservation efficiency before and after failure," Journal of Physics: Conference Series, vol. 1488, p. 012015, Mar. 2020.
- [6] A. T. Gazizov, A. M. Zabolotsky, and T. Rashitovich Gazizov, "UWB pulse decomposition in simple printed structures," IEEE Transactions on Electromagnetic Compatibility, vol. 58, no. 4, pp. 1136–1142, Aug. 2016.
- [7] Y. S. Zhechev, A. V. Zhecheva, A. V. Medvedev, and T. R. Gazizov, "Using N-norms for analysing a device with a single modal reservation," Journal of Physics: Conference Series, vol. 1611, p. 012065, 2020.
- [8] L. Zhao, J. Liu, H. Chen, R. Tian, and Z. Liu, "A novel GCSCR structure for ESD protection application," 2016 IEEE International Nanoelectronics Conference (INEC), May 2016.
- [9] J. Zhao, J. A. Salcedo, and J.-J. Hajjar, "On-chip protection in precision integrated circuits operating at high voltage and high temperature," 2016 IEEE International Reliability Physics Symposium (IRPS), Apr. 2016.
- [10] J. Cao, Z. Ye, Y. Wang, G. Lu, and X. Zhang, "A low-leakage power clamp ESD protection circuit with prolonged ESD discharge time and compact detection network," 2015 IEEE 11th International Conference on ASIC (ASICON), Nov. 2015.
- [11] D.-W. Lai, G. de Raad, W.-J. Tseng, T. Smedes, and A. J. Huitsing, "Bidirectional ESD protection device using PNP with pMOS-controlled nwell bias," IEEE Electron Device Letters, vol. 39, no. 3, pp. 331–334, Mar. 2018.
- [12] Y. Wang, Z. Liu, and J. Liu, "A Novel RC-triggered bidirectional ESD protection circuit in SOI technology," 2019 8th International Symposium on Next Generation Electronics (ISNE), Oct. 2019.
- [13] F. Liu, W. Huang, X. Huang, C. Ma, X. Lin, and Z. Liu, "Failure analysis of a PLL ESD structure design defect," 2017 IEEE 24th International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), Jul. 2017.
- [14] IEC 62433-6 CD : EMC IC modelling Part 6: Models of integrated circuits for immunity behavioural simulation Conducted pulse immunity modelling (ICIM-CPI)
- [15] A. Durier, P. Fernandez-Lopez, J.-L. Levant, and C. Marot, "ICIM-CPI: Integrated circuits immunity model: Conducted pulse immunity: Description, extraction and example," 2018 IEEE International Symposium on Electromagnetic Compatibility and 2018 IEEE Asia-Pacific Symposium on Electromagnetic Compatibility (EMC/APEMC), May 2018.
- [16] D. Giri, High-power electromagnetic radiators: nonlethal weapons and other applications. Harvard University Press, 2004.
- [17] R. R. Gazizov, B. S. Muhambetzhanova, T. T. Gazizov, and A. A. Kvasnikov, "Diagnostics of the printed circuit board bus of a spacecraft autonomous navigation system with using the N-norms," IOP Conference Series: Materials Science and Engineering, vol. 560, p. 012017, Jul. 2019.

# Моделирование устойчивости интегральных схем к мощным кондуктивным воздействиям в цепях с однократным модальным резервированием

### А.В. Жечева, Е.С.Жечев

Томский государственный университет систем управления, связи и безопасности, Томск zhecheva.av@gmail.com, zhechev75@gmail.com

Аннотация-Статья представляет результаты анализа модели устойчивости интегральных схем к мощным кондуктивным воздействиям в цепях с однократным резервированием. Используются модальным однополярные разнополярные импульсные и воздействия на интегральную схему с поданным питанием и без него. Результаты показали, что защита от перенапряжения на основе сдвоенных диодов без источника питания лучше защищает от биполярных импульсов. Эффективность такой защиты сильно зависит от паразитных параметров. При этом при увеличении верхней граничной частоты нежелательных воздействий эта эффективность может снизиться. В то же время совместное применение диодной и пассивной защиты на основе модальной фильтрации способно обеспечить желаемый уровень ослабления кондуктивных помех даже при наличии паразитных параметров.

*Ключевые слова*— интегральные схемы, сверхкороткий импульс, электромагнитная совместимость, модальное резервирование, схемотехническое моделирование.

#### ЛИТЕРАТУРА

- [1] Lehr J., Ron P. Foundations of pulsed power technology. John Wiley & Sons, 2017.
- [2] MoraN., VegaF., LugrinG., RachidiF., RubinsteinM.Study and classification of potential IEMI sources. – 2014. – №. ARTICLE.
- [3] Sharafutdinov V. R., Gazizov T. R. Analysis of reservation methods based on modal filtration //Systems of Control, Communication and Security. – 2019. – № 3. – C. 117-144.
- [4] Medvedev A. V., Zhechev Y. S. Analysis of frequency characteristics of a structure with single modal reservation before and after failure //IOP Conference Series: Materials Science and Engineering. – IOP Publishing, 2020. – T. 862. – №. 2. – C. 022037.
- [5] Medvedev A. V., Gazizov T. R., Zhechev Y. S. Evaluating modal reservation efficiency before and after failure //Journal of Physics: Conference Series. – IOP Publishing, 2020. – T. 1488. – №. 1. – C. 012015.
- [6] Gazizov A. T., Zabolotsky A. M., Gazizov T. R. UWB pulse decomposition in simple printed structures //IEEE Transactions on Electromagnetic Compatibility. – 2016. – T. 58. – №. 4. – C. 1136-1142.
- [7] ZhechevY. S., ZhechevaA. V., MedvedevA. V., GazizovT. R. Using N-norms for analysing a device with a single modal

reservation //Journal of Physics: Conference Series. – IOP Publishing, 2020. – T. 1611. – N. 1. – C. 012065.

- [8] ZhaoL., LiuJ., ChenH., TianR., LiuZ. A novel GCSCR structure for ESD protection application //2016 IEEE International Nanoelectronics Conference (INEC). – IEEE, 2016. – C. 1-2.
- [9] Zhao J., Salcedo J. A., Hajjar J. J. On-chip protection in precision integrated circuits operating at high voltage and high temperature //2016 IEEE International Reliability Physics Symposium (IRPS). – IEEE, 2016. – C. EL-4-1-EL-4-3.
- [10] CaoJ., YeZ., WangY., LuG., ZhangX.A low-leakage power clamp ESD protection circuit with prolonged ESD discharge time and compact detection network //2015 IEEE 11th International Conference on ASIC (ASICON). – IEEE, 2015. – C. 1-4.
- [11] LaiD.-W., RaadG.de, TsengW.-J., SmedesT., Huitsing A. J. Bidirectional ESD protection device using PNP with pMOScontrolled Nwell bias //IEEE Electron Device Letters. – 2018. – T. 39. – №. 3. – C. 331-334.
- [12] Wang Y., Liu Z., Liu J. A Novel RC-Triggered Bidirectional ESD Protection Circuit in SOI Technology //2019 8th International Symposium on Next Generation Electronics (ISNE). – IEEE, 2019. – C. 1-3.
- [13] LiuF., HuangW., HuangX., MaC., LinX., LiuZ. Failure analysis of a PLL ESD structure design defect //2017 IEEE 24th International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA). – IEEE, 2017. – C. 1-4.
- [14] IEC 62433-6 CD : EMC IC modelling Part 6: Models of integrated circuits for immunity behavioural simulation Conducted pulse immunity modelling (ICIM-CPI)
- [15] DurierA., Fernandez-LopezP., LevantJ.-L., MarotC. ICIM-CPI: Integrated circuits immunity model: Conducted pulse immunity: Description, extraction and example //2018 IEEE International Symposium on Electromagnetic Compatibility and 2018 IEEE Asia-Pacific Symposium on Electromagnetic Compatibility (EMC/APEMC). – IEEE, 2018. – C. 695-700.
- [16] Giri D. V. High-power electromagnetic radiators: nonlethal weapons and other applications. – Harvard University Press, 2004.
- [17] Gazizov R. R., Muhambetzhanova B. S., Gazizov T. T., KvasnikovA. A. Diagnostics of the printed circuit board bus of a spacecraft autonomous navigation system with using the N-norms //IOP Conference Series: Materials Science and Engineering. – IOP Publishing, 2019. – T. 560. – №. 1. – C.012017.